<--- Back to Details
First PageDocument Content
Central processing unit / Microprocessors / Microarchitecture / Datapath / Register file / Parallel computing / Cell / Multi-core processor / Superscalar / Computer architecture / Computer engineering / Computer hardware
Date: 2002-07-23 17:31:53
Central processing unit
Microprocessors
Microarchitecture
Datapath
Register file
Parallel computing
Cell
Multi-core processor
Superscalar
Computer architecture
Computer engineering
Computer hardware

Add to Reading List

Source URL: atrak.usc.edu

Download Document from Source Website

File Size: 66,71 KB

Share Document on Facebook

Similar Documents

A Flexible Datapath Interconnect for Embedded Applications Magnus Sj¨alander, Per Larsson-Edefors, and Magnus Bj¨ork Department of Computer Science and Engineering Chalmers University of Technology, SEG¨otebor

DocID: 1uEHZ - View Document

J Sign Process Syst DOIs11265z FlexCore: Utilizing Exposed Datapath Control for Efficient Computing Martin Thuresson · Magnus Själander ·

DocID: 1uyAX - View Document

Design Space Exploration for an Embedded Processor with Flexible Datapath Interconnect Tung Thanh Hoang, Ulf J¨almbrant, Erik der Hagopian, Kasyab P. Subramaniyan, Magnus Sj¨alander, and Per Larsson-Edefors VLSI Resear

DocID: 1uylB - View Document

Scheduling for an Embedded Architecture with a Flexible Datapath

DocID: 1ueLs - View Document

µC-States: Fine-grained GPU Datapath Power Management Onur Kayıran1 Adwait Jog2 Ashutosh Pattnaik3 Rachata Ausavarungnirun4 Xulong Tang3 Mahmut T. Kandemir3 Gabriel H. Loh1 Onur Mutlu5,4 Chita R. Das3

DocID: 1tDzU - View Document