<--- Back to Details
First PageDocument Content
Instruction set architectures / Computer memory / X86 architecture / X86-64 / Java memory model / X86 / Memory barrier / Spinlock / Memory ordering / Low-level programming language / Itanium / ARM architecture
Date: 2012-09-10 07:41:00
Instruction set architectures
Computer memory
X86 architecture
X86-64
Java memory model
X86
Memory barrier
Spinlock
Memory ordering
Low-level programming language
Itanium
ARM architecture

Relaxed memory models must be rigorous ˇ c´ık3 Susmit Sarkar2 Francesco Zappa Nardelli1 Peter Sewell2 Jaroslav Sevˇ Luc Maranget1 Mark Batty2 Jade Alglave1 1

Add to Reading List

Source URL: www0.cs.ucl.ac.uk

Download Document from Source Website

File Size: 126,84 KB

Share Document on Facebook

Similar Documents

x86-64 Machine-Level Programming∗ Randal E. Bryant David R. O’Hallaron September 9, 2005  Intel’s IA32 instruction set architecture (ISA), colloquially known as “x86”, is the dominant instruction

x86-64 Machine-Level Programming∗ Randal E. Bryant David R. O’Hallaron September 9, 2005 Intel’s IA32 instruction set architecture (ISA), colloquially known as “x86”, is the dominant instruction

DocID: 1toW9 - View Document

x86-64 Machine-Level Programming∗ Randal E. Bryant David R. O’Hallaron September 9, 2005  Intel’s IA32 instruction set architecture (ISA), colloquially known as “x86”, is the dominant instruction

x86-64 Machine-Level Programming∗ Randal E. Bryant David R. O’Hallaron September 9, 2005 Intel’s IA32 instruction set architecture (ISA), colloquially known as “x86”, is the dominant instruction

DocID: 1rBoh - View Document

System V Application Binary Interface x86-64TM Architecture Processor Supplement Draft Version 0.21 Edited by Jan Hubicka , Andreas Jaeger2 , Mark Mitchell3 1

System V Application Binary Interface x86-64TM Architecture Processor Supplement Draft Version 0.21 Edited by Jan Hubicka , Andreas Jaeger2 , Mark Mitchell3 1

DocID: 1ryr4 - View Document

CS:APP2e Web Aside ASM:X87: X87-Based Support for Floating Point∗ Randal E. Bryant David R. O’Hallaron June 5, 2012

CS:APP2e Web Aside ASM:X87: X87-Based Support for Floating Point∗ Randal E. Bryant David R. O’Hallaron June 5, 2012

DocID: 1ru2k - View Document

CS:APP Web Aside DATA:IA32-FP: Intel IA32 Floating-Point Arithmetic∗ Randal E. Bryant David R. O’Hallaron June 5, 2012

CS:APP Web Aside DATA:IA32-FP: Intel IA32 Floating-Point Arithmetic∗ Randal E. Bryant David R. O’Hallaron June 5, 2012

DocID: 1rpCG - View Document