<--- Back to Details
First PageDocument Content
Large segment offload / Direct memory access / New API / Transmission Control Protocol / Packet Processing / Network processor / Zero-copy / Throughput / Large receive offload / Computing / Networking hardware / Computer hardware
Date: 2005-07-05 14:06:42
Large segment offload
Direct memory access
New API
Transmission Control Protocol
Packet Processing
Network processor
Zero-copy
Throughput
Large receive offload
Computing
Networking hardware
Computer hardware

Proceedings of the Linux Symposium Volume One

Add to Reading List

Source URL: www.linuxsymposium.org

Download Document from Source Website

File Size: 43,19 KB

Share Document on Facebook

Similar Documents

Computing Routes and Delay Bounds for the Network-on-Chip of the Kalray MPPA2 Processor 4th Workshop on Network Calculus (WoNeCa-4) Marc Boyer (ONERA) Benoˆıt Dupont de Dinechin (Kalray) Amaury Graillat (Verimag, Karla

Computing Routes and Delay Bounds for the Network-on-Chip of the Kalray MPPA2 Processor 4th Workshop on Network Calculus (WoNeCa-4) Marc Boyer (ONERA) Benoˆıt Dupont de Dinechin (Kalray) Amaury Graillat (Verimag, Karla

DocID: 1vrVq - View Document

Network Programmability: A holistic perspective Giuseppe Bianchi CNIT / University of Roma Tor Vergata Credits to: Wireless MAC processor

Network Programmability: A holistic perspective Giuseppe Bianchi CNIT / University of Roma Tor Vergata Credits to: Wireless MAC processor

DocID: 1uRbu - View Document

Timing Analysis for Sensor Network Nodes of the Atmega Processor Family ∗ Sibin Mohan1 , Frank Mueller1 , David Whalley2 and Christopher Healy3 1 Dept. of Computer Science, Center for Embedded Systems Research, North C

Timing Analysis for Sensor Network Nodes of the Atmega Processor Family ∗ Sibin Mohan1 , Frank Mueller1 , David Whalley2 and Christopher Healy3 1 Dept. of Computer Science, Center for Embedded Systems Research, North C

DocID: 1sVus - View Document

The Architecture of PIER: an Internet-Scale Query Processor Ryan Huebsch, Brent Chun, Joseph M. Hellerstein, Boon Thau Loo, Petros Maniatis, Timothy Roscoe, Scott Shenker, Ion Stoica and Aydan R. Yumerefendi UC Berkeley

The Architecture of PIER: an Internet-Scale Query Processor Ryan Huebsch, Brent Chun, Joseph M. Hellerstein, Boon Thau Loo, Petros Maniatis, Timothy Roscoe, Scott Shenker, Ion Stoica and Aydan R. Yumerefendi UC Berkeley

DocID: 1r0TY - View Document

Economy / Money / Finance / Payment systems / Tax evasion / Terrorism / Financial regulation / Money laundering / Payment processor / Financial Crimes Enforcement Network / Bank Secrecy Act / Suspicious activity report

Advisory FIN-2012-A010 Issued: October 22, 2012 Subject: Risk Associated with Third-Party Payment Processors The Financial Crimes Enforcement Network (FinCEN) is issuing this Advisory to provide guidance to financial ins

DocID: 1qQ2Q - View Document