<--- Back to Details
First PageDocument Content
Central processing unit / Branch predictor / Instruction set architectures / Alpha 21264 / Register renaming / DEC Alpha / CPU cache / Out-of-order execution / Re-order buffer / Computer architecture / Computer hardware / Computer engineering
Date: 2003-06-11 14:31:51
Central processing unit
Branch predictor
Instruction set architectures
Alpha 21264
Register renaming
DEC Alpha
CPU cache
Out-of-order execution
Re-order buffer
Computer architecture
Computer hardware
Computer engineering

Today’s Big Idea CS252 Graduate Computer Architecture Lecture 18:

Add to Reading List

Source URL: www.cs.berkeley.edu

Download Document from Source Website

File Size: 157,51 KB

Share Document on Facebook

Similar Documents

CS:APP2e Web Aside ASM:X87: X87-Based Support for Floating Point∗ Randal E. Bryant David R. O’Hallaron June 5, 2012

CS:APP2e Web Aside ASM:X87: X87-Based Support for Floating Point∗ Randal E. Bryant David R. O’Hallaron June 5, 2012

DocID: 1ru2k - View Document

HARVARD RESEARCH GROUP   OpenVMS: When Continuous Availability Really Matters Compaq’s OpenVMS and IBM’s z/OS (formerly OS/390) are generally regarded in the

HARVARD RESEARCH GROUP  OpenVMS: When Continuous Availability Really Matters Compaq’s OpenVMS and IBM’s z/OS (formerly OS/390) are generally regarded in the

DocID: 1rn8I - View Document

Gyrokinetic Particle-in-Cell Optimization on Emerging Multi- and Manycore Platforms Kamesh Madduria , Eun-Jin Imb , Khaled Z. Ibrahima , Samuel Williamsa , St´ephane Ethierc , Leonid Olikera a Computational

Gyrokinetic Particle-in-Cell Optimization on Emerging Multi- and Manycore Platforms Kamesh Madduria , Eun-Jin Imb , Khaled Z. Ibrahima , Samuel Williamsa , St´ephane Ethierc , Leonid Olikera a Computational

DocID: 1rlO7 - View Document

Document:   ! ! !

Document: ! ! !

DocID: 1rhja - View Document

eSi-3200 – 32-bit, low-cost & low-power CPU EnSilica’s eSi-3200 CPU IP core is an extremely small, low-cost and low-power processor ideal for integration into ASIC and/or FPGA designs with on-chip memories. The eSi-3

eSi-3200 – 32-bit, low-cost & low-power CPU EnSilica’s eSi-3200 CPU IP core is an extremely small, low-cost and low-power processor ideal for integration into ASIC and/or FPGA designs with on-chip memories. The eSi-3

DocID: 1rbpk - View Document