<--- Back to Details
First PageDocument Content
Field-programmable gate array / Place and route / Placement / Xilinx / Application-specific integrated circuit / Physical design / Standard cell / Logic synthesis / Routing / Electronic engineering / Electronic design automation / Electronics
Date: 1999-12-10 09:14:26
Field-programmable gate array
Place and route
Placement
Xilinx
Application-specific integrated circuit
Physical design
Standard cell
Logic synthesis
Routing
Electronic engineering
Electronic design automation
Electronics

1997 International Workshop on Field Programmable Logic and Applications VPR: A New Packing, Placement and Routing Tool for FPGA Research1 Vaughn Betz and Jonathan Rose Department of Electrical and Computer Engineering,

Add to Reading List

Source URL: www.eecg.toronto.edu

Download Document from Source Website

File Size: 38,61 KB

Share Document on Facebook

Similar Documents

Dissertation  Reactive Synthesis: branching logic & parameteri zed systems Ayrat Khalimov Advisor: Roderick Bloem

Dissertation Reactive Synthesis: branching logic & parameteri zed systems Ayrat Khalimov Advisor: Roderick Bloem

DocID: 1xVvj - View Document

Synthesis of Logic Interpretations Jian Xiang, John Knight, Kevin Sullivan Department of Computer Science University of Virginia Charlottesville, VA USA {Jian,Knight,Sullivan}@cs.virginia.edu

Synthesis of Logic Interpretations Jian Xiang, John Knight, Kevin Sullivan Department of Computer Science University of Virginia Charlottesville, VA USA {Jian,Knight,Sullivan}@cs.virginia.edu

DocID: 1vpwF - View Document

Reactive Synthesis from Signal Temporal Logic Specifications Vasumathi Raman Alexandre Donzé

Reactive Synthesis from Signal Temporal Logic Specifications Vasumathi Raman Alexandre Donzé

DocID: 1uiFq - View Document

Prime Indicants: A Synthesis Method for Indicating Combinational Logic Blocks W. B. Toms, D. A. Edwards School of Computer Science, University of Manchester {tomsw,doug}@cs.man.ac.uk

Prime Indicants: A Synthesis Method for Indicating Combinational Logic Blocks W. B. Toms, D. A. Edwards School of Computer Science, University of Manchester {tomsw,doug}@cs.man.ac.uk

DocID: 1u5OA - View Document

Switching Logic Synthesis for Reachability∗ Ankur Taly Ashish Tiwari  Computer Science Dept., Stanford University

Switching Logic Synthesis for Reachability∗ Ankur Taly Ashish Tiwari Computer Science Dept., Stanford University

DocID: 1t1e9 - View Document