<--- Back to Details
First PageDocument Content
Oscillators / Jitter / Phase-locked loop / Phase noise / Delay-locked loop / Clock recovery / Injection locking / Phase detector / Frequency synthesizer / Electronic engineering / Electronics / Electromagnetism
Date: 2005-12-01 13:38:05
Oscillators
Jitter
Phase-locked loop
Phase noise
Delay-locked loop
Clock recovery
Injection locking
Phase detector
Frequency synthesizer
Electronic engineering
Electronics
Electromagnetism

614 IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 38, NO. 4, APRIL 2003 Jitter Transfer Characteristics of Delay-Locked Loops—Theories and Design Techniques

Add to Reading List

Source URL: cva.stanford.edu

Download Document from Source Website

File Size: 583,19 KB

Share Document on Facebook

Similar Documents

Clock and Data Recovery for Serial Digital Communication (plus a tutorial on bang-bang Phase-Locked-Loops ) Rick Walker Hewlett-Packard Company

Clock and Data Recovery for Serial Digital Communication (plus a tutorial on bang-bang Phase-Locked-Loops ) Rick Walker Hewlett-Packard Company

DocID: 1v8XJ - View Document

i  AN EFFICIENT I/O AND CLOCK RECOVERY DESIGN FOR TERABIT INTEGRATED CIRCUITS  A DISSERTATION

i AN EFFICIENT I/O AND CLOCK RECOVERY DESIGN FOR TERABIT INTEGRATED CIRCUITS A DISSERTATION

DocID: 1v27h - View Document

An 84-mW 4-Gb/s Clock and Data Recovery Circuit for Serial Link Applications M.-J. Edward Lee1,3, William J. Dally1,3, John W. Poulton2,3, Patrick Chiang1, and Stephen F. Greenwood1 1Stanford 2UNC

An 84-mW 4-Gb/s Clock and Data Recovery Circuit for Serial Link Applications M.-J. Edward Lee1,3, William J. Dally1,3, John W. Poulton2,3, Patrick Chiang1, and Stephen F. Greenwood1 1Stanford 2UNC

DocID: 1uvmd - View Document

Clock and Data Recovery for Serial Digital Communication focusing on bang-bang loop CDR design methodology ISSCC Short Course, FebruaryRick Walker

Clock and Data Recovery for Serial Digital Communication focusing on bang-bang loop CDR design methodology ISSCC Short Course, FebruaryRick Walker

DocID: 1u6lA - View Document

Pulse Shaping and Clock Data Recovery for Multi -Gigabit Standard Compliant 60 GHz Digital Radio Francesco Barale, Gopal B. Iyer, Bevin G. Perumana, Padmanava Sen, Saikat Sarkar, Arun Rachamadugu, Nicolas Dudebout, Steph

Pulse Shaping and Clock Data Recovery for Multi -Gigabit Standard Compliant 60 GHz Digital Radio Francesco Barale, Gopal B. Iyer, Bevin G. Perumana, Padmanava Sen, Saikat Sarkar, Arun Rachamadugu, Nicolas Dudebout, Steph

DocID: 1tMLj - View Document